

Date: - 19th April, 2018

Data Sheet Issue:- A1

# Phase Control Thyristor Types N8440FA240 and N8440FA280

Development Type No.: NX517FA240 and NX517FA280

#### **Absolute Maximum Ratings**

|           | VOLTAGE RATINGS                                 | MAXIMUM<br>LIMITS | UNITS |
|-----------|-------------------------------------------------|-------------------|-------|
| $V_{DRM}$ | Repetitive peak off-state voltage, (note 1)     | 2400-2800         | V     |
| $V_{DSM}$ | Non-repetitive peak off-state voltage, (note 1) | 2400-2800         | V     |
| $V_{RRM}$ | Repetitive peak reverse voltage, (note 1)       | 2400-2800         | V     |
| $V_{RSM}$ | Non-repetitive peak reverse voltage, (note 1)   | 2500-2900         | V     |

|                       | OTHER RATINGS                                                                                              |                         | MAXIMUM<br>LIMITS    | UNITS  |
|-----------------------|------------------------------------------------------------------------------------------------------------|-------------------------|----------------------|--------|
| $I_{T(AV)M}$          | Maximum average on-state current, T <sub>sink</sub> =55°C, (n                                              | 8440                    | Α                    |        |
| $I_{T(AV)M}$          | Maximum average on-state current. T <sub>sink</sub> =85°C, (n                                              | ote 2)                  | 5920                 | Α      |
| $I_{T(AV)M}$          | Maximum average on-state current. T <sub>sink</sub> =85°C, (n                                              | ote 3)                  | 3070                 | Α      |
| $I_{T(RMS)M}$         | Nominal RMS on-state current, T <sub>sink</sub> =25°C, (note 2                                             | 2)                      | 16460                | Α      |
| $I_{T(d.c.)}$         | D.C. on-state current, T <sub>sink</sub> =25°C, (note 4)                                                   |                         | 14750                | Α      |
| I <sub>TSM</sub>      | Peak non-repetitive surge t <sub>p</sub> =10ms, V <sub>rm</sub> =60%V <sub>RRM</sub> , (note 5)            |                         | 110                  | kA     |
| I <sub>TSM2</sub>     | Peak non-repetitive surge t <sub>p</sub> =10ms, V <sub>rm</sub> ≤10V, (note                                | e 5)                    | 121                  | kA     |
| l <sup>2</sup> t      | I <sup>2</sup> t capacity for fusing t <sub>p</sub> =10ms, V <sub>rm</sub> =60%V <sub>RRM</sub> , (note 5) |                         | 60.5×10 <sup>6</sup> | $A^2s$ |
| l <sup>2</sup> t      | l²t capacity for fusing t <sub>p</sub> =10ms, V <sub>rm</sub> ≤10V, (note 5)                               |                         | 73.2×10 <sup>6</sup> | $A^2s$ |
|                       |                                                                                                            | (continuous, 50Hz)      | 75                   |        |
| (di/dt) <sub>cr</sub> | Critical rate of rise of on-state current (note 6)                                                         | (repetitive, 50Hz, 60s) | 150                  | A/μs   |
|                       |                                                                                                            | (non-repetitive)        | 300                  |        |
| $V_{RGM}$             | Peak reverse gate voltage                                                                                  |                         | 5                    | V      |
| $P_{G(AV)}$           | Mean forward gate power                                                                                    |                         | 5                    | W      |
| $P_GM$                | Peak forward gate power                                                                                    |                         | 30                   | W      |
| T <sub>j op</sub>     | Operating temperature range                                                                                |                         | -40 to +125          | °C     |
| T <sub>stg</sub>      | Storage temperature range                                                                                  |                         | -40 to +150          | °C     |

#### Notes:-

- 1) De-rating factor of 0.13% per °C is applicable for T<sub>i</sub> below 25°C.
- 2) Double side cooled, single phase; 50Hz, 180° half-sinewave.
- 3) Cathode side cooled, single phase; 50Hz, 180° half-sinewave.
- 4) Double side cooled.
- 5) Half-sinewave,  $125^{\circ}C$   $T_{j}$  initial.
- 6)  $V_D$ =67%  $V_{DRM}$ ,  $I_{TM}$ =4000A,  $I_{FG}$ =2A,  $t_r$ ≤0.5 $\mu$ s,  $T_{case}$ =125°C.



#### **Characteristics**

|                       | PARAMETER                                  | MIN. | TYP. | MAX.   | TEST CONDITIONS (Note 1)                                                                                                                                  | UNITS |
|-----------------------|--------------------------------------------|------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| $V_{TM}$              | Maximum peak on-state voltage              | -    | -    | 1.15   | I <sub>TM</sub> =6000A                                                                                                                                    | V     |
| $V_{TM}$              | Maximum peak on-state voltage              | -    | -    | 1.25   | I <sub>TM</sub> =8000A                                                                                                                                    | V     |
| $V_{T0}$              | Threshold voltage                          | -    | -    | 0.780  |                                                                                                                                                           | V     |
| r <sub>T</sub>        | Slope resistance                           | -    | -    | 0.062  |                                                                                                                                                           | mΩ    |
| (dv/dt) <sub>cr</sub> | Critical rate of rise of off-state voltage | 1000 | -    | -      | V <sub>D</sub> =80% V <sub>DRM</sub> , linear ramp, gate o/c                                                                                              | V/μs  |
| I <sub>DRM</sub>      | Peak off-state current                     | -    | -    | 200    | Rated V <sub>DRM</sub>                                                                                                                                    | mA    |
| I <sub>RRM</sub>      | Peak reverse current                       | -    | -    | 200    | Rated V <sub>RRM</sub>                                                                                                                                    | mA    |
| $V_{GT}$              | Gate trigger voltage                       | -    | -    | 3.0    | T-05°C                                                                                                                                                    | V     |
| I <sub>GT</sub>       | Gate trigger current                       | -    | -    | 300    | $T_j$ =25°C $V_D$ =10V, $I_T$ =3A                                                                                                                         | mA    |
| $V_{GD}$              | Gate non-trigger voltage                   | -    | -    | 0.25   | Rated V <sub>DRM</sub>                                                                                                                                    | V     |
| I <sub>H</sub>        | Holding current                            | -    | -    | 1000   | T <sub>j</sub> =25°C                                                                                                                                      | mA    |
| t <sub>gd</sub>       | Gate-controlled turn-on delay time         | -    | 1.0  | 2.0    | V <sub>D</sub> =67% V <sub>DRM</sub> , I <sub>T</sub> =3000A, di/dt=10A/μs,                                                                               | μs    |
| $t_{gt}$              | Turn-on time                               | -    | 1.5  | 3.0    | $I_{FG}$ =2A, $t_r$ =0.5 $\mu$ s, $T_j$ =25°C                                                                                                             | μs    |
| Q <sub>rr</sub>       | Recovered charge                           | -    | 12.6 | 14     |                                                                                                                                                           | mC    |
| Q <sub>ra</sub>       | Recovered charge, 50% Chord                | -    | 8.4  | -      | <br> I <sub>TM</sub> =4000A, t <sub>p</sub> =2000μs, di/dt=10A/μs,                                                                                        | mC    |
| Irr                   | Reverse recovery current                   | -    | 305  | -      | V <sub>r</sub> =50V                                                                                                                                       | Α     |
| t <sub>rr</sub>       | Reverse recovery time                      | -    | 55   | -      |                                                                                                                                                           | μs    |
|                       | T off time                                 | -    | 550  | -      | I <sub>TM</sub> =4000A, t <sub>p</sub> =2000μs, di/dt=10A/μs,<br>V <sub>r</sub> =50V, V <sub>dr</sub> =67%V <sub>DRM</sub> , dV <sub>dr</sub> /dt=20V/μs  |       |
| t <sub>q</sub>        | Turn-off time                              | -    | 950  | -      | I <sub>TM</sub> =4000A, t <sub>p</sub> =2000μs, di/dt=10A/μs,<br>V <sub>r</sub> =50V, V <sub>dr</sub> =67%V <sub>DRM</sub> , dV <sub>dr</sub> /dt=200V/μs | μs    |
|                       |                                            | -    | -    | 0.0040 | Double side cooled                                                                                                                                        | K/W   |
| $R_{thJK}$            | Thermal resistance, junction to heatsink   | -    | -    | 0.0067 | Anode side cooled                                                                                                                                         | K/W   |
|                       |                                            | -    | -    | 0.0104 | Cathode side cooled                                                                                                                                       | K/W   |
| F                     | Mounting force                             | 80   | -    | 100    | Note 2.                                                                                                                                                   | kN    |
| $W_t$                 | Weight                                     | -    | 2.2  | -      |                                                                                                                                                           | kg    |

#### Notes:-

- 1) Unless otherwise indicated  $T_j=125$  °C.
- 2) For other clamp forces, please consult factory.



#### **Notes on Ratings and Characteristics**

#### 1.0 Voltage Grade Table

| Voltage Grade | Vdrm Vdsm Vrrm<br>V | V <sub>RSM</sub><br>V | V <sub>D</sub> V <sub>R</sub><br>DC V |
|---------------|---------------------|-----------------------|---------------------------------------|
| 24            | 2400                | 2500                  | 1440                                  |
| 28            | 2800                | 2900                  | 1680                                  |

#### 2.0 Extension of Voltage Grades

This report is applicable to other voltage grades when supply has been agreed by Sales/Production.

#### 3.0 De-rating Factor

A blocking voltage de-rating factor of 0.13%/°C is applicable to this device for T<sub>j</sub> below 25°C.

#### 4.0 Repetitive dv/dt

Standard dv/dt is 1000V/µs.

#### 5.0 Snubber Components

When selecting snubber components, care must be taken not to use excessively large values of snubber capacitor or excessively small values of snubber resistor. Such excessive component values may lead to device damage due to the large resultant values of snubber discharge current. If required, please consult the factory for assistance.

#### 6.0 Rate of rise of on-state current

The maximum un-primed rate of rise of on-state current must not exceed 300A/µs at any time during turnon on a non-repetitive basis. For repetitive performance, the on-state rate of rise of current must not exceed 150A/µs at any time during turn-on. Note that these values of rate of rise of current apply to the total device current including that from any local snubber network.

#### 7.0 Gate Drive

The nominal requirement for a typical gate drive is illustrated below. An open circuit voltage of at least 30V is assumed. This gate drive must be applied when using the full di/dt capability of the device.



The magnitude of  $I_{GM}$  should be between five and ten times  $I_{GT}$ , which is shown on page 2. Its duration ( $t_{p1}$ ) should be 20µs or sufficient to allow the anode current to reach ten times  $I_L$ , whichever is greater. Otherwise, an increase in pulse current could be needed to supply the necessary charge to trigger. The 'back-porch' current  $I_G$  should remain flowing for the same duration as the anode current and have a magnitude in the order of 1.5 times  $I_{GT}$ .



#### 8.0 Computer Modelling Parameters

#### 8.1 Device Dissipation Calculations

$$I_{AV} = \frac{-V_{T0} + \sqrt{{V_{T0}}^2 + 4 \cdot ff^2 \cdot r_T \cdot W_{AV}}}{2 \cdot ff^2 \cdot r_T} \qquad \text{and:} \qquad W_{AV} = \frac{\Delta T}{R_{th}} \\ \Delta T = T_{j \max} - T_K$$

Where  $V_{T0}$ =0.78V,  $r_T$ =0.062 $m\Omega$ ,

 $R_{th}$  = Supplementary thermal impedance, see table below and

ff = Form factor, see table below.

| Supplementary Thermal Impedance |         |         |         |         |         |         |         |
|---------------------------------|---------|---------|---------|---------|---------|---------|---------|
| Conduction Angle                | 30°     | 60°     | 90°     | 120°    | 180°    | 270°    | d.c.    |
| Square wave Double Side Cooled  | 0.00466 | 0.00456 | 0.00447 | 0.00439 | 0.00426 | 0.00411 | 0.00400 |
| Square wave Anode Side Cooled   | 0.00729 | 0.00720 | 0.00711 | 0.00704 | 0.00691 | 0.00676 | 0.00670 |
| Square wave Cathode Side Cooled | 0.01107 | 0.01094 | 0.01083 | 0.01074 | 0.01060 | 0.01046 | 0.01035 |
| Sine wave Double Side Cooled    | 0.00458 | 0.00445 | 0.00436 | 0.00428 | 0.00409 |         |         |
| Sine wave Anode Side Cooled     | 0.00722 | 0.00709 | 0.00701 | 0.00694 | 0.00675 |         |         |
| Sine wave Cathode Side Cooled   | 0.01096 | 0.01080 | 0.01070 | 0.01061 | 0.01042 |         |         |

|                  |      | Form F | actors |      |      |      |      |
|------------------|------|--------|--------|------|------|------|------|
| Conduction Angle | 30°  | 60°    | 90°    | 120° | 180° | 270° | d.c. |
| Square wave      | 3.46 | 2.45   | 2      | 1.73 | 1.41 | 1.15 | 1    |
| Sine wave        | 3.98 | 2.78   | 2.22   | 1.88 | 1.57 |      |      |

#### 8.2 Calculating V<sub>T</sub> using ABCD Coefficients

The on-state characteristic I<sub>T</sub> vs. V<sub>T</sub>, on page 6 is represented in two ways;

- (i) the well established V<sub>T0</sub> and r<sub>T</sub> tangent used for rating purposes and
- (ii) a set of constants A, B, C, D, forming the coefficients of the representative equation for V<sub>T</sub> in terms of I<sub>T</sub> given below:

$$V_T = A + B \cdot \ln(I_T) + C \cdot I_T + D \cdot \sqrt{I_T}$$

The constants, derived by curve fitting software, are given below for both hot and cold characteristics. The resulting values for  $V_T$  agree with the true device characteristic over a current range, which is limited to that plotted.

| 25°C Coefficients |                            | 125°C Coefficients |                           |
|-------------------|----------------------------|--------------------|---------------------------|
| Α                 | 0.9379402                  | Α                  | 0.7428896                 |
| В                 | -6.822715×10 <sup>-3</sup> | В                  | -0.02430125               |
| С                 | 2.04909×10 <sup>-5</sup>   | С                  | 9.54751×10 <sup>-6</sup>  |
| D                 | 2.566803×10 <sup>-3</sup>  | D                  | 7.254107×10 <sup>-3</sup> |



#### 8.3 D.C. Thermal Impedance Calculation

$$r_t = \sum_{p=1}^{p=n} r_p \cdot \left(1 - e^{\frac{-t}{\tau_p}}\right)$$

Where p = 1 to n, n is the number of terms in the series and:

t = Duration of heating pulse in seconds.

r, = Thermal resistance at time t.

 $r_p$  = Amplitude of  $p_{th}$  term.

 $\tau_p$  = Time Constant of  $r_{th}$  term.

The coefficients for this device are shown in the tables below:

| D.C. Double Side Cooled |                           |                           |                           |                           |  |
|-------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--|
| Term                    | 1                         | 2                         | 3                         | 4                         |  |
| $r_p$                   | 1.871648×10 <sup>-3</sup> | 1.026491×10 <sup>-3</sup> | 8.424633×10 <sup>-4</sup> | 2.637569×10 <sup>-4</sup> |  |
| $	au_{p}$               | 1.025423                  | 0.3221513                 | 0.08115958                | 6.206013×10 <sup>-3</sup> |  |

| D.C. Anode Side Cooled |                           |                           |                           |                           |  |
|------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--|
| Term                   | 1                         | 2                         | 3                         | 4                         |  |
| $r_p$                  | 3.765173×10 <sup>-3</sup> | 1.698128×10 <sup>-3</sup> | 8.939503×10 <sup>-4</sup> | 2.968882×10 <sup>-4</sup> |  |
| $	au_p$                | 5.908640                  | 0.4474179                 | 0.08801868                | 7.007642×10 <sup>-4</sup> |  |

| D.C. Cathode Side Cooled |                           |                           |                           |                           |  |
|--------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--|
| Term                     | 1                         | 2                         | 3                         | 4                         |  |
| $r_p$                    | 8.393028×10 <sup>-3</sup> | 1.518342×10 <sup>-3</sup> | 3.044021×10 <sup>-4</sup> | 1.384530×10 <sup>-4</sup> |  |
| $	au_{ ho}$              | 4.982684                  | 0.1610577                 | 0.02043397                | 3.747746×10 <sup>-3</sup> |  |

#### 9.0 Reverse recovery ratings

(i) Q<sub>ra</sub> is based on 50% I<sub>rm</sub> chord as shown in Fig. 1



(ii) Q<sub>rr</sub> is based on a 150μs integration time i.e.

$$Q_{rr} = \int_{0}^{150 \,\mu s} i_{rr}.dt$$

(iii) 
$$K Factor = \frac{t_1}{t_2}$$



#### **Curves**

Figure 1 – On-state characteristics of Limit device



Figure 2 – Transient thermal impedance



Figure 3 - Gate Characteristics - Trigger limits



Figure 4 – Gate Characteristics – Power Curves









Figure 6 – Recovered Charge, Qra (50% chord)



Figure 7 - Peak Reverse Recovery Current, Im



Figure 8 – Maximum Recovery Time, t<sub>rr</sub> (50% chord)





Figure 9 – On-state current vs. Power dissipation – Double Side Cooled (Sine wave)



Figure 11 – On-state current vs. Power dissipation – Double Side Cooled (Square wave)



Figure 10 – On-state current vs. Heatsink temperature – Double Side Cooled (Sine wave)



Figure 12 – On-state current vs. Heatsink temperature – Double Side Cooled (Square wave)





Figure 13 – On-state current vs. Power dissipation – Cathode Side Cooled (Sine wave)



Figure 15 – On-state current vs. Power dissipation – Cathode Side Cooled (Square wave)



Figure 14 – On-state current vs. Heatsink temperature – Cathode Side Cooled (Sine wave)



Figure 16 – On-state current vs. Heatsink temperature – Cathode Side Cooled (Square wave)











#### **Outline Drawing & Ordering Information**



## ORDERING I

| ORDERING INFORMATION | (Please quote 10 digit code as below) |  |
|----------------------|---------------------------------------|--|
|                      |                                       |  |

|                    |                            | \ 1                                                | ,                           |
|--------------------|----------------------------|----------------------------------------------------|-----------------------------|
| N8440              | FA                         | <b>*</b> *                                         | 0                           |
| Fixed<br>Type Code | Fixed<br>26mm clamp height | Voltage code<br>V <sub>DRM</sub> /100<br>24 and 28 | Fixed turn-off<br>time code |

Order code: N8440FA280 – 2800V  $V_{\text{DRM}}$ ,  $V_{\text{RRM}}$ , 26mm clamp height capsule.

#### IXYS Semiconductor GmbH

Edisonstraße 15 D-68623 Lampertheim Tel: +49 6206 503-0 Fax: +49 6206 503-627 E-mail: marcom@ixys.de



#### IXYS UK Westcode Ltd

Langley Park Way, Langley Park, Chippenham, Wiltshire, SN15 1GE. Tel: +44 (0)1249 444524 Fax: +44 (0)1249 659448 E-mail: sales@ixysuk.com

#### **IXYS** Corporation

1590 Buckeye Drive Milpitas CA 95035-7418 Tel: +1 (408) 457 9000 Fax: +1 (408) 496 0670 E-mail: sales@ixys.net

### www.ixysuk.com

www.ixys.com

#### IXYS Long Beach

IXYS Long Beach, Inc 2500 Mira Mar Ave, Long Beach CA 90815

Tel: +1 (562) 296 6584 Fax: +1 (562) 296 6585 E-mail: <u>service@ixyslongbeach.com</u>

The information contained herein is confidential and is protected by Copyright. The information may not be used or disclosed except with the written permission of and in the manner permitted by the proprietors IXYS UK Westcode Ltd.

except with the written permission of and in the manner permitted by the proprietors 1215 OK Westcode Etd.

In the interest of product improvement, IXYS UK Westcode Ltd reserves the right to change specifications at any time without prior notice

Devices with a suffix code (2-letter, 3-letter or letter/digit/letter combination) added to their generic code are not necessarily subject to the conditions and limits contained in this report.

© IXYS UK Westcode Ltd.

